Chapter 5; Problem 7: consider the following circuit with an active high output decoder. Draw a truth table for x and y in terms of q, b and c.



Logic Expression for x and y

$$\chi(a,b,c) = \sum m(3,5,6,7)$$

$$Y(a,b,c) = \sum_{i=1}^{n} (1,3,5,7)$$

| (M             | a               | Ь        | c        | ×       | 4        |
|----------------|-----------------|----------|----------|---------|----------|
| Truth (abbe => | 0 6 0 0 1 1 1 1 | 00110011 | 01010101 | 0001011 | 01010101 |

Chapter 5 problem 8: We wish to design a decoder, with three inputs, x, y, z and eight active high outputs, labled 0, 1, 2, 3, 4; 5, 6, 7. There is no enable in put required. The only building block is a two-input, four output decoder. (with an active high enable).

| EN | A | B | 0 | 1     | 2 | 3 |
|----|---|---|---|-------|---|---|
| 0  | × | * | 0 | 0     | 0 | 0 |
| 1  | 0 | 0 | 1 | O     | 0 | 0 |
| 1  | ٥ | 1 | 0 | 1     | 0 | 0 |
| 1  | l | 0 | 0 | 0 0 0 | 1 | 0 |
| 1  | l | 1 | 0 | 0     | 0 | l |
|    |   | 1 |   |       |   |   |





Chapter 5 problem 9: We want to implement a full adder: we'll call the inputs a, b and c and the out puts 5 an Cour. As always, the adder is described by the following equations.

$$S(a,b,c) = \sum m(1,2,4,7)$$
  
 $Cout(a,b,c) = \sum m(3,5,6,7)$ 

To implement this, all we have available are two decoders and two OR gates. Inputs a end be are available both un complemented and complemented; c is available only un complemented. Show a block diagram for this system. Be sure to lable all of the inputs to the decoders.



| EN'   | A | B  | 10 | l | 2 | 3 |
|-------|---|----|----|---|---|---|
| 10000 | × | *  | 0  | 0 | 0 | 0 |
| 0     | 0 | 0  | l  | 0 | 0 | 0 |
| 0     | 0 | 1/ | 0  | 1 | 0 | 0 |
| σ     | l | 0  | 0  | 0 | l | 0 |
| 0     | t | 1  | 0  | 0 | Ø | 1 |
|       |   | •  |    |   |   |   |



Chapter 5 problem 12: Implement the function  $f(X, Y, Z) = \sum_{i=1}^{n} m(0, 1, 3, 4, 7)$ 

use 2:1 multiplexexs



Chapter 5, problem 14: The following circuit includes a multiplexer with select inputs A ? B and data inputs W, X, Y and Z. Write an algebraic equation for F



| Truth | Toble | = | A | B | F |  |
|-------|-------|---|---|---|---|--|
|       |       |   | 0 | 0 | w |  |
|       |       | , | 0 | l | × |  |
|       |       |   | 1 | 0 | 7 |  |
|       |       |   |   | l | 2 |  |
|       |       |   |   | 1 |   |  |

Algebraic Equation:

F=ABW+ABX+ABY+ABZ

Chapter 5, problem 15: For the following sets of functions, design a system

a) F(A,B,C) = Em(3,4,5,7) G(A,B,C) = Em(1,3,5,6,7)H(A,B,C) = Em(1,4,5)

i: Using a Rom



Chapter 5, problem 16: We have found a minimum sum of products expression for each of the two functions, f and Co, minimizing them individually.

(a) Implement them with a ROM F= W'x'Y+ XY'Z+ W'Z

= W'x'y'(z+z) + xy'z(w+w') + w'z(x+x')(y+y') = Wxy'z + wxy'z + wxy'z + wxy'z + xw'z (Y+Y)+x'wz (Y+Y) F = wxyz + wxyz+ wxyz + w'xyz + w'xyz + w'x'yz

G= WY'Z +x'Y' = wy'z (x+x') + x'y'(w+w') (z+z')

= xwyz + x'wy'z + wx'y'(z+z') + w'x'y'(z+z')

= WXYZ + WXYZ + WX'YZ + WX'Y'Z + W'X'Y'Z+ G= Wxy'z + wx'y'z + wx'y'z' + w'x'y'z' w'x'y'z'







(C) For the same function, we have available as many of the decoders as described in the assignment as are needed. plus 2 eight-input OR gates. Show a block diagram for this implementation. All inputs are available both uncomplemented and complemented.

